Enhanced Efficiency of Advanced Encryption Standard (EE-AES) Algorithm

Nahom Gebeyehu Zinabu¹, Samuel Asferaw²

¹Department of Computer Science, Unity University, Addis Ababa, Ethiopia
²Department of Information Technology, College of Computing, Debre Berhan University, Debre Berhan, Ethiopia

Email address: gebeeyehunigus@gmail.com (N. G. Zinabu), amannuel2007@gmail.com (N. G. Zinabu), samasferaw@gmail.com (S. Asferaw)


Received: May 4, 2022; Accepted: May 30, 2022; Published: July 12, 2022

Abstract: Encryption is a method of coding information or sensitive data or asset, to prevent unauthorized users from accessing it. Currently, it is essential to secure data that is at rest in our computer or is transmitted via web against attacks. Several of cryptographic techniques are being used to preserve security and could be classified as: symmetric and asymmetric. A symmetric algorithm named as Advance Encryption Standard (AES) is selected for enhancement due to its applicability and widely used algorithm. In AES, among the four stages that are used for encryption and decryption, Sub Bytes and Mix Column produce more delay. From the two, mix column accounts 60% of the whole delay. To overcome these challenges, in the designed symmetrical cryptography algorithm mix column stage is replaced by bitwise reverse transposition technique. This helps to improve the speed efficiency of the existing Advance Encryption Standard (AES) and Modified Advance Encryption Standard (MAES) algorithm. The simulation result of our Bitwise Reverse Transposition technique resulted in better encryption speed and decryption speed time when compared with original Advance Encryption Standard (AES) and Modified Advance Encryption Standard (MAES): 128.953% and 115.4% encryption and decryption speed performance. This is because of bitwise reverse transposition. Taking average of ten trials; 140.8% increased the throughput because of bitwise reverse transposition. Hence, our proposed Enhanced-Efficiency Advanced Encryption Standard (EE-AES) has better encryption and decryption speed performance and throughput when compared to original Advance Encryption Standard (AES) and Modified Advanced Encryption Standard (MAES).

Keywords: AES, Bitwise Reverse Transposition, Cryptography, Efficiency, Modified AES, Security

1. Introduction

Information security is process or method designed and implemented to secure electronic or other form of confidential personal and sensitive data from unauthorized access, use, misuse, disclosure, destruction, modification, or disruption. Among such methods the dominant technique used today is cryptography. Cryptography is the process of changing plain text into encrypted text and encrypted text back to plain text. Cryptography in most literature is classified into symmetric and asymmetric cryptography [11]. Advanced Encryption Standard (AES) is one of the most popular symmetric cryptography encryption with block cipher structure. It was introduced by Rijndael who is from US National Institutions of Standard and Technology Computation in 2001 [12]. It is a replacement of DES. For data security, AES is the most used encryption algorithm from symmetric cipher. Every round within the secret writing method, contains four operations: Sub Byte, Shift Rows, Mix Column and Add Round Key [10]. The algorithm is capable to use key lengths of 128, 192 and 256 bits and also the range of rounds 10, 12 and 14 severally [10]. Every round has four operations and is repetitious in nature. So, the output of 1st round is input to the second round and performs constant operations with another set of keys. This method continues until the last round reaches. In the last round, there is no mix-column operation [5]. The state array is obtained when the last round is cipher text for transmission. AES has four stages for encrypting and decrypting message. These are: Sub Bytes, Shift Rows, Mix Columns and Add Round Key. Among them, Sub bytes and Mix Columns produce more delay [10, 5]. The execution delay of Mix Columns accounts
for 60% of the total delay [5]. Due to this, AES algorithm is not adopted for IoT, wireless detector networks, low power devices like PDAs. Therefore, cost effective symmetrical data encryption algorithm with less power consumption is critical for these environments [8]. Thus, the study focuses on proposing an efficient technique by modifying mix column stages of AES. To overcome these challenges, symmetric key encryption algorithm with less power consumption and better security level is necessary especially for small battery capability. Hence, this paper work attempted to answer the following research questions:

1. How can we improve the execution delay of Mix Columns in AES which accounts for 60% of the total delay of AES algorithm's?
2. How can we enhance data encryption efficiency of AES keeping the security level of AES not affected?

2. General Objective

The general objective of this study was Enhanced Efficiency of Advanced Encryption Standard (EE-AES) Algorithm by using optimal technique, while not minimizing the protection level of the algorithm.

2.1. Specific Objectives

The specific objectives of this study include:

1. To design data encryption algorithm which enhances data encryption speed of AES algorithm.
2. To evaluate our proposed techniques against data encryption efficiency of AES algorithm.

2.2. Significance of the Study

This study enhances data encryption efficiency of AES algorithm, which would be more important especially for battery scarce devices by replacing the more power consuming stage of mix column of AES by our proposed efficient technique. It also provides new directions for researchers in the future.

3. Organization of the Paper

The rest part of this paper is organized as follows: First literature review and related work for cryptographic algorithms were presented. Next, the proposed technique bitwise reverse transposition for replacement of the mix column is introduced. Then discusses implementation and performance analysis of the proposed technique is presented.

Finally, conclusion and future work is discussed.

4. Literature Review

In this section we surveyed related literature and related work about information security, cryptography, symmetric cryptography and AES algorithm. These include concepts of security, cryptography, encryption and decryption of AES. In addition, we included further ideas about related work Modified Advanced Encryption Standard (MAES) which particularly focuses on enhancing data encryption security and efficiency of Advanced Encryption Standard algorithm.

Follow up work on Original Advanced Encryption Standard Algorithm (AES)

Many researchers had conducted a number of researches in the area of cryptography following the arrival of technology; because everything is completed over internet, which results in the upgrading of algorithms using encrypt information or data. Of the various encryption algorithmic, Advanced Encryption Standard (AES) is the most generic algorithm that is used to code messages or information. To collect information on AES algorithm, we tried to refer to a number of journal and conference articles. But, in this paper, we focused on the recent papers which were published between 2015 up to 2019. And from this literature review, we determined three parameters that are necessary within the AES algorithm: efficiency (Encryption time, decryption time) and throughput.

Rahman, A. et al. [2] presented under the title of “a modified version of AES for Resource Constraint Environments.” A replacement Substitution Box is proposed which works over the Galois Field $\mathbb{F}_{2^4}$ by constructing a novel affine transformation equation. The result shows that it extends the battery lifetime of low power-driven devices by consuming less amount of energy. However, the speed of the algorithm will not increase significantly due to mix column stage. This is because the execution delay of mix column stage result is 60% of the whole computational time of AES rather than s-box stage of AES [8]. Therefore, this is not convenient with restricted resource and low power-driven devices.

Amina M. et al. [1] focus on the title of “Secure Encryption for Wireless Multimedia Sensors Network”. The concept of the approach is predicated on the AES algorithm with shifts rather than the arithmetic operations named the Shift-AES. During this approach, the Mix-Columns method of the AES algorithm is replaced by another shift transformation of columns as follows:

![Figure 1. The Transformation Shift-Cols after the whole processing Sub Byte and Shift Rows of AES.](image)
The proposed scheme achieves high speed encryption and decryption process specifically for media like image also for plaintext transfer by eliminating the complex process of the mix column. On the other hand, the security level of the algorithm will decrease significantly, because shift column uses similar operation like shift rows stage of AES. Here, the only difference is rows and columns. In AES Shift row stage, there is less security level stage due to its usage of simple operation and linear in nature. Therefore, this will not be good solution for high security requirements [3].

M. Vaiđehi et al [4] Focus on “Enhanced Mix Column Design for AES Encryption.” In this research work, Structure of Mix Column for AES Encryption has been realized to improve the hardware architecture of AES Encryption algorithm. Reducing the Common Sub-Expression Elimination (CSE) technique has been employed in this analysis work to reduce the hardware structure of mix column design. More technique of increased Inverse Mix Column is employed in decipherment side. The main goal of the analysis work is to cut back the hardware Slices, Lookup Tables (LUTs) and Power consumption of AES encryption architecture. Designed of proposed increased encryption has been designed with the assistance of Verilog Hardware Description Language (Verilog HDL) [4]. The proposed scheme improves the hardware architecture of AES encryption algorithm. It offers 10.93% reduction in Slices, 13.6% reduction in LUTs and 1.19% reduction in delay consumption than the existing Mix Column transformation architecture of AES Encryption. But it focuses on hardware architecture of AES Encryption algorithm rather than reducing execution time through mathematical structure of mix column operations [4].

Rizky Riyaldhia, et al. [8] Focus on “Improvement of advanced encryption standard algorithm with shift row and s-box modification mapping in mix column.” The improvement has been made by reducing shift row circular process and S-Box modification for Mix Column transformation. The result showed that improvement on encryption process is 86.143% and decryption process is 13.085%. But, the techniques need to consume bigger memory to store two modified S-Box map and Array Shift Row map. And the approach is not considering security issue of AES.

Mahmoud A. eltatar, et al, [6] focus on “Modified Advanced Encryption Standard Algorithm for Reliable Real-Time Communications”. The first goal of the MAES algorithm is to extend the speed of the coding and decoding algorithms. In the MAES design, the Mix Columns stage is replaced with xor operation between the input state and random vector called IV. The mix column stage is the most calculation demanding stage in the AES design and, therefore, it consumes most of the time needed for encryption and decryption. So the modification can increase the speed of the algorithm by replacing the mix column stage with xor operation. On the other hand, the security level of the algorithm will decrease significantly because of the using of the old and part of an in secure algorithm such as DES (FIPS197, 2001), therefore, this will not be good solution for high security requirements [4].

Shasi B. Rana Puneet Kumar (2015) [9] Introduced “parallel computation victimization multicore processors by parallelizing the execution of the algorithmic program in multiple cores/ Moderate Security.” This paper presents the protection and comparison for the data with the AES. Throughout this analysis, it increases the number of rounds (N_r) to sixteen for the coding and decoding method of AES algorithmic, which ends up in further security to the system. The generation of the key has been finished by the help of the Polybius square. Therefore, the protection of the system has been improved. However, with the increase in sort of rounds it is going to take loads of machine time.

Aparna V Sa, et al [16] In this paper AES encryption and decryption is applied to provide secure communication channel for data transfer. A key length of 128 bit is used for the encryption of text and image inputted. With the help of MATLAB software the whole algorithm is being coded and simulation is shown in the result. The encrypted output (cipher) is in such a way that no unauthorized user can identify the message. The decrypted output is same as of the input and there is no indulgence of distortion. This shows that the AES algorithm is highly efficient as we are able to recover the original message as the output of decryption, without any leakage in data during the transfer. The algorithm has high practical implementation in military field, banking, intelligence and many more. But this paper focused on Implementation of AES Algorithm on Text and Image using MATLAB.

Mustafa Sabah et al [14, 15] In this paper, the major aim is to review several ways of combining steganographic and cryptographic techniques to achieve a hybrid system. Moreover, some of the differences between cryptographic and steganographic techniques were not guarantee that steganography can be used as an alternate to Cryptography as each aspect has its peculiarities. Cryptography refers to the act of secret writing through the enciphering and deciphering of encoded messages, while Steganography refers to the ways of concealing a secret message into a cover message in a manner that its existence is completely hidden. Using only one of these techniques will render the system vulnerable to the third party. Therefore, the combination of Steganography and Cryptography give more security and robustness.

5. The Proposed Enhanced – Efficiency Advanced Encryption Standard Algorithm

In this section we have proposed Enhanced Efficiency Advanced Encryption Standard (EE-AES) to improve the original AES and MAES algorithms. The proposed algorithm is discussed in the following sections as follows: Figure 2 shows the overall design of AES, MAES and EE-AES algorithm. The figure shows the stage difference between MAES algorithm and AES is in 1st and 3rd stages while the difference between EE-AES is on 3rd stage.
5.1. Enhanced Efficiency of Advanced Encryption Standard (EE-AES) Algorithm

The primary goal of the proposed EE-AES scheme is to enhance the computational time of the AES and modified AES algorithm. In the proposed EE-AES design, the mix column stage is replaced with a bitwise reverse transposition. This operation decreases the calculation demands of the original design mix column stage of AES with keeping the security level of AES algorithm. Therefore, to improve efficiency of AES algorithm among its 4 stages, mix columns stage is substituted by our new stage called bitwise reverse transposition technique. The proposed diagram of the EE-AES encryption and decryption process with 128-bit design are shown on Figure 4 and Figure 5, respectively.

5.2. Mathematical Model for Bitwise Reversed Transposition

In this section, we have proposed efficient data encryption technique that can be named as bitwise reversed transposition operation, which enhances data encryption speed of AES algorithm by using bitwise reverse transposition, which remove the complexity of addition and multiplication operations of the current mix column stage of AES. The proposed EE-AES algorithm’s, bitwise reversed transposition operation, mathematical model or rules and algorithms of bitwise reverse transposition stage are discussed as follows:

Examples of bitwise reversed transposition string of an array input and output.
We use hex (00-09 and 0A-0F) as a result of two hex digit maps to eight binary bits perfectly, rather than writing 00001010, we have to use 0A (10 decimal). We will tell Java to use hex (literals) by beginning with 0x as in 0x0A. As declared before, we must always output 80 (00000010 to 00010000) sifting eight bit.

6. Bit Wise Reverse Transposition Rule

1) Taking the 1\textsuperscript{st} row elements of the input to the 1\textsuperscript{st} column in the output, and then interchanging $a_{21}$ with $a_{31}$ and reverse bit wise in the output.
2) Taking the 2\textsuperscript{nd} row elements of the input to the 3\textsuperscript{rd} column in the output, and then interchanging $a_{23}$ with $a_{33}$ and reverse bit wise in the output.
3) Taking the 3\textsuperscript{rd} row elements of the input to the 2\textsuperscript{nd} column in the output, and then interchanging $a_{22}$ and $a_{32}$ and reverse bit wise in the output.
4) Taking the 4\textsuperscript{th} row elements of the input to the 4\textsuperscript{th} column in the output, and then interchanging $a_{24}$ and $a_{34}$ and reverse bit wise in the output.

This method is not similar to the original AES and MAES design method. It showed easy operation and better efficiency as compared to the existing mix column of AES and MAES method. In this method we take an array as follows:

\begin{figure}[h]
\centering
\includegraphics[width=0.5\textwidth]{bitwise_reverse_transposition.png}
\caption{The Internal structure of bitwise reverse transposition.}
\end{figure}

The above diagram shows that almost all the input data are significantly producing confusion in the output.

Algorithm of Bitwise Reverse Transposition Stage

First Accept 4x4 hex value String Array;
Then convert hex value to binary;
Next apply reverse order bit wise in byte by byte;
Then convert binary to hexa value;
Finally, Display 4x4 hexa value String array;

or

Accept Input I
Get Length of I, L
Declare Input matrix IM
Declare BitReorder of Input = BR
For (i = 0; I < L; i++)
    IM[i]=GetAscii(I[i]);
    Decimal = get Decimal (IM[i]);
    BR[i] = getBitReverse (decimal);
Display: IM
: BRmatrix

7. Implementation and Performance Evaluation

Our proposed algorithm, EE-AES is implemented and compared with original AES algorithm based on the following evaluation metrics: efficiency (Encryption time, decryption time), and throughput. The implementation is conducted using Intel-R, Core-TM i5, CPU 2.7-GHz, 64-bit Processor with 4 GB of RAM. We have implemented these algorithms using NetBeans IDE 8.0.1 software. Input to the algorithm is a block of 128-bit plaintext (data) and a 128-bit key.


The analysis is based on metrics: Encryption Speed and Decryption Speed. Here the performance of our algorithms are compared with AES and MAES algorithms.

7.2. Encryption Speed

The Encryption time is one of the vital parameter when observing performance of any kind of cipher [13]. Comparison of Encryption time taking average of 10 trials (16 byte) for AES, MAES and EE-AES algorithms of 10 trials (16 byte shows in Table 1. bellow. As it is possible to see from table ten trials were taken to test the encryption time of the proposed algorithm.

\begin{table}[h]
\centering
\caption{Encryption time taking average of 10 trials (16 byte).}
\begin{tabular}{|c|c|c|}
\hline
Algorithms & Encryption Time Efficiency comparison &
\hline
 & Encryption Time (sec) & Encryption Time (ms) & \%
\hline
AES & 0.4749 & 474.9 & 100% \\
MAES & 0.3865 & 386.5 & 118.5% \\
EE-AES & 0.3374 & 337.4 & 128.953% \\
\hline
\end{tabular}
\end{table}
The above bar graph showed comparison of AES, M-AES and EE-AES algorithms, as we have seen the encryption time, the proposed method (EE-AES) were better performance when compare to the existing AES and MAES.

### 7.3. Decryption Speed

Decryption speed is the time to recover plaintext from ciphertext. The decryption time is desired to be less almost like encoding time to create system responsive and quick. Decipherment time affects performance of system [10, 7]. In our experiment, we’ve got measured decipherment time is milliseconds as follows:

#### Table 2. Decryption time taking average of 10 trials (16 byte).

<table>
<thead>
<tr>
<th>Algorithms</th>
<th>Decryption Time (sec)</th>
<th>Decryption Time (ms)</th>
<th>Efficiency %</th>
</tr>
</thead>
<tbody>
<tr>
<td>AES</td>
<td>27.579</td>
<td>27579.2</td>
<td>100%</td>
</tr>
<tr>
<td>EE-AES</td>
<td>4.264</td>
<td>4264.2</td>
<td>15.46%</td>
</tr>
</tbody>
</table>

### 7.4. Throughput

The throughput is outlined as variety of bits which will be encoded and decoded throughout one unit of time. Thus, in variety of equation the throughput is outlined as: [3].

\[
T_{HR_{AES}} = \frac{128}{T_{ENC}}
\]

\[
T_{HR_{BWRT}} = \frac{128}{T_{ENC}}
\]

Where, \(T_{HR_{AES}}\) is representation of throughput for AES algorithm. \(T_{HR_{BWRT}}\) is representation of throughput for proposed bitwise reverse transposition algorithm. \(T_{ENC}\) denotes the time taken to cypher the 128-bit block message.

#### Table 3. Comparison of throughput at encryption side of AES, EE-AES based on ten trails experimental result.

<table>
<thead>
<tr>
<th>Evaluation matrix</th>
<th>AES</th>
<th>EE-AES</th>
</tr>
</thead>
<tbody>
<tr>
<td>Throughput</td>
<td>269.5</td>
<td>379.4</td>
</tr>
<tr>
<td>%</td>
<td>100%</td>
<td>140.8%</td>
</tr>
</tbody>
</table>

### 8. Conclusions and Future Work

To enhance the encryption-decryption performance speed of AES, we have designed EE-AES algorithm. EE-AES algorithm substitutes 3rd stage (mix column) of AES with bitwise reverse transposition. The bitwise reverse transposition resulted in better encryption and decryption speed when compared to the existing mix columns stage of AES and the modified AES algorithm. The experimental result showed 128.953% encryption speed increase by bitwise reverse transposition stage when compared to AES and MAES algorithm.

The outcome of the throughput also increased by 140.8% of bitwise reverse transposition because of bitwise reverse transposition when compared to AES algorithm. From this, we can conclude that the proposed algorithm showed better encryption decryption speed and throughput performance than AES algorithm. As a future work, one can consider testing our algorithm with different bit size and comparing it with most state-of-the-art algorithms. Implementing the algorithm in real environment with different size of text, image and video.

### References


